2015-06-01 18:13:53 +07:00
|
|
|
/*
|
|
|
|
* Meson8b clock tree IDs
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __MESON8B_CLKC_H
|
|
|
|
#define __MESON8B_CLKC_H
|
|
|
|
|
|
|
|
#define CLKID_UNUSED 0
|
|
|
|
#define CLKID_XTAL 1
|
|
|
|
#define CLKID_PLL_FIXED 2
|
|
|
|
#define CLKID_PLL_VID 3
|
|
|
|
#define CLKID_PLL_SYS 4
|
|
|
|
#define CLKID_FCLK_DIV2 5
|
|
|
|
#define CLKID_FCLK_DIV3 6
|
|
|
|
#define CLKID_FCLK_DIV4 7
|
|
|
|
#define CLKID_FCLK_DIV5 8
|
|
|
|
#define CLKID_FCLK_DIV7 9
|
|
|
|
#define CLKID_CLK81 10
|
|
|
|
#define CLKID_MALI 11
|
|
|
|
#define CLKID_CPUCLK 12
|
|
|
|
#define CLKID_ZERO 13
|
2016-04-29 02:01:51 +07:00
|
|
|
#define CLKID_MPEG_SEL 14
|
|
|
|
#define CLKID_MPEG_DIV 15
|
2017-07-31 18:38:31 +07:00
|
|
|
#define CLKID_DDR 16
|
|
|
|
#define CLKID_DOS 17
|
|
|
|
#define CLKID_ISA 18
|
|
|
|
#define CLKID_PL301 19
|
|
|
|
#define CLKID_PERIPHS 20
|
|
|
|
#define CLKID_SPICC 21
|
|
|
|
#define CLKID_I2C 22
|
2017-06-11 17:16:32 +07:00
|
|
|
#define CLKID_SAR_ADC 23
|
2017-07-31 18:38:31 +07:00
|
|
|
#define CLKID_SMART_CARD 24
|
2017-06-11 17:16:34 +07:00
|
|
|
#define CLKID_RNG0 25
|
2017-07-31 18:38:31 +07:00
|
|
|
#define CLKID_UART0 26
|
|
|
|
#define CLKID_SDHC 27
|
|
|
|
#define CLKID_STREAM 28
|
|
|
|
#define CLKID_ASYNC_FIFO 29
|
2017-06-11 17:16:33 +07:00
|
|
|
#define CLKID_SDIO 30
|
2017-07-31 18:38:31 +07:00
|
|
|
#define CLKID_ABUF 31
|
|
|
|
#define CLKID_HIU_IFACE 32
|
|
|
|
#define CLKID_ASSIST_MISC 33
|
|
|
|
#define CLKID_SPI 34
|
|
|
|
#define CLKID_I2S_SPDIF 35
|
2017-06-11 17:16:36 +07:00
|
|
|
#define CLKID_ETH 36
|
2017-07-31 18:38:31 +07:00
|
|
|
#define CLKID_DEMUX 37
|
|
|
|
#define CLKID_AIU_GLUE 38
|
|
|
|
#define CLKID_IEC958 39
|
|
|
|
#define CLKID_I2S_OUT 40
|
|
|
|
#define CLKID_AMCLK 41
|
|
|
|
#define CLKID_AIFIFO2 42
|
|
|
|
#define CLKID_MIXER 43
|
|
|
|
#define CLKID_MIXER_IFACE 44
|
|
|
|
#define CLKID_ADC 45
|
|
|
|
#define CLKID_BLKMV 46
|
|
|
|
#define CLKID_AIU 47
|
|
|
|
#define CLKID_UART1 48
|
|
|
|
#define CLKID_G2D 49
|
2017-06-11 17:16:35 +07:00
|
|
|
#define CLKID_USB0 50
|
|
|
|
#define CLKID_USB1 51
|
2017-07-31 18:38:31 +07:00
|
|
|
#define CLKID_RESET 52
|
|
|
|
#define CLKID_NAND 53
|
|
|
|
#define CLKID_DOS_PARSER 54
|
2017-06-11 17:16:35 +07:00
|
|
|
#define CLKID_USB 55
|
2017-07-31 18:38:31 +07:00
|
|
|
#define CLKID_VDIN1 56
|
|
|
|
#define CLKID_AHB_ARB0 57
|
|
|
|
#define CLKID_EFUSE 58
|
|
|
|
#define CLKID_BOOT_ROM 59
|
|
|
|
#define CLKID_AHB_DATA_BUS 60
|
|
|
|
#define CLKID_AHB_CTRL_BUS 61
|
|
|
|
#define CLKID_HDMI_INTR_SYNC 62
|
|
|
|
#define CLKID_HDMI_PCLK 63
|
2017-06-11 17:16:35 +07:00
|
|
|
#define CLKID_USB1_DDR_BRIDGE 64
|
|
|
|
#define CLKID_USB0_DDR_BRIDGE 65
|
2017-07-31 18:38:31 +07:00
|
|
|
#define CLKID_MMC_PCLK 66
|
|
|
|
#define CLKID_DVIN 67
|
|
|
|
#define CLKID_UART2 68
|
2017-06-11 17:16:32 +07:00
|
|
|
#define CLKID_SANA 69
|
2017-07-31 18:38:31 +07:00
|
|
|
#define CLKID_VPU_INTR 70
|
|
|
|
#define CLKID_SEC_AHB_AHB3_BRIDGE 71
|
|
|
|
#define CLKID_CLK81_A9 72
|
|
|
|
#define CLKID_VCLK2_VENCI0 73
|
|
|
|
#define CLKID_VCLK2_VENCI1 74
|
|
|
|
#define CLKID_VCLK2_VENCP0 75
|
|
|
|
#define CLKID_VCLK2_VENCP1 76
|
|
|
|
#define CLKID_GCLK_VENCI_INT 77
|
|
|
|
#define CLKID_GCLK_VENCP_INT 78
|
|
|
|
#define CLKID_DAC_CLK 79
|
|
|
|
#define CLKID_AOCLK_GATE 80
|
|
|
|
#define CLKID_IEC958_GATE 81
|
|
|
|
#define CLKID_ENC480P 82
|
|
|
|
#define CLKID_RNG1 83
|
|
|
|
#define CLKID_GCLK_VENCL_INT 84
|
|
|
|
#define CLKID_VCLK2_VENCLMCC 85
|
|
|
|
#define CLKID_VCLK2_VENCL 86
|
|
|
|
#define CLKID_VCLK2_OTHER 87
|
|
|
|
#define CLKID_EDP 88
|
|
|
|
#define CLKID_AO_MEDIA_CPU 89
|
|
|
|
#define CLKID_AO_AHB_SRAM 90
|
|
|
|
#define CLKID_AO_AHB_BUS 91
|
|
|
|
#define CLKID_AO_IFACE 92
|
|
|
|
#define CLKID_MPLL0 93
|
|
|
|
#define CLKID_MPLL1 94
|
|
|
|
#define CLKID_MPLL2 95
|
2015-06-01 18:13:53 +07:00
|
|
|
|
|
|
|
#endif /* __MESON8B_CLKC_H */
|