2012-03-05 18:49:29 +07:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2012 ARM Ltd.
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License version 2 as
|
|
|
|
* published by the Free Software Foundation.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program. If not, see <http://www.gnu.org/licenses/>.
|
|
|
|
*/
|
|
|
|
#ifndef __ASM_IRQFLAGS_H
|
|
|
|
#define __ASM_IRQFLAGS_H
|
|
|
|
|
|
|
|
#ifdef __KERNEL__
|
|
|
|
|
2019-01-31 21:58:50 +07:00
|
|
|
#include <asm/alternative.h>
|
2012-03-05 18:49:29 +07:00
|
|
|
#include <asm/ptrace.h>
|
2019-01-31 21:58:50 +07:00
|
|
|
#include <asm/sysreg.h>
|
2012-03-05 18:49:29 +07:00
|
|
|
|
2017-11-02 19:12:35 +07:00
|
|
|
/*
|
|
|
|
* Aarch64 has flags for masking: Debug, Asynchronous (serror), Interrupts and
|
|
|
|
* FIQ exceptions, in the 'daif' register. We mask and unmask them in 'dai'
|
|
|
|
* order:
|
|
|
|
* Masking debug exceptions causes all other exceptions to be masked too/
|
|
|
|
* Masking SError masks irq, but not debug exceptions. Masking irqs has no
|
|
|
|
* side effects for other flags. Keeping to this order makes it easier for
|
|
|
|
* entry.S to know which exceptions should be unmasked.
|
|
|
|
*
|
|
|
|
* FIQ is never expected, but we mask it when we disable debug exceptions, and
|
|
|
|
* unmask it at all other times.
|
|
|
|
*/
|
|
|
|
|
2012-03-05 18:49:29 +07:00
|
|
|
/*
|
|
|
|
* CPU interrupt mask handling.
|
|
|
|
*/
|
|
|
|
static inline void arch_local_irq_enable(void)
|
|
|
|
{
|
2019-01-31 21:58:50 +07:00
|
|
|
asm volatile(ALTERNATIVE(
|
|
|
|
"msr daifclr, #2 // arch_local_irq_enable\n"
|
|
|
|
"nop",
|
|
|
|
"msr_s " __stringify(SYS_ICC_PMR_EL1) ",%0\n"
|
|
|
|
"dsb sy",
|
|
|
|
ARM64_HAS_IRQ_PRIO_MASKING)
|
2012-03-05 18:49:29 +07:00
|
|
|
:
|
2019-02-08 16:36:48 +07:00
|
|
|
: "r" ((unsigned long) GIC_PRIO_IRQON)
|
2012-03-05 18:49:29 +07:00
|
|
|
: "memory");
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void arch_local_irq_disable(void)
|
|
|
|
{
|
2019-01-31 21:58:50 +07:00
|
|
|
asm volatile(ALTERNATIVE(
|
|
|
|
"msr daifset, #2 // arch_local_irq_disable",
|
|
|
|
"msr_s " __stringify(SYS_ICC_PMR_EL1) ", %0",
|
|
|
|
ARM64_HAS_IRQ_PRIO_MASKING)
|
2012-03-05 18:49:29 +07:00
|
|
|
:
|
2019-02-08 16:36:48 +07:00
|
|
|
: "r" ((unsigned long) GIC_PRIO_IRQOFF)
|
2012-03-05 18:49:29 +07:00
|
|
|
: "memory");
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Save the current interrupt enable state.
|
|
|
|
*/
|
|
|
|
static inline unsigned long arch_local_save_flags(void)
|
|
|
|
{
|
2019-01-31 21:58:50 +07:00
|
|
|
unsigned long daif_bits;
|
2012-03-05 18:49:29 +07:00
|
|
|
unsigned long flags;
|
2019-01-31 21:58:50 +07:00
|
|
|
|
|
|
|
daif_bits = read_sysreg(daif);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* The asm is logically equivalent to:
|
|
|
|
*
|
|
|
|
* if (system_uses_irq_prio_masking())
|
|
|
|
* flags = (daif_bits & PSR_I_BIT) ?
|
|
|
|
* GIC_PRIO_IRQOFF :
|
|
|
|
* read_sysreg_s(SYS_ICC_PMR_EL1);
|
|
|
|
* else
|
|
|
|
* flags = daif_bits;
|
|
|
|
*/
|
|
|
|
asm volatile(ALTERNATIVE(
|
|
|
|
"mov %0, %1\n"
|
|
|
|
"nop\n"
|
|
|
|
"nop",
|
|
|
|
"mrs_s %0, " __stringify(SYS_ICC_PMR_EL1) "\n"
|
|
|
|
"ands %1, %1, " __stringify(PSR_I_BIT) "\n"
|
|
|
|
"csel %0, %0, %2, eq",
|
|
|
|
ARM64_HAS_IRQ_PRIO_MASKING)
|
|
|
|
: "=&r" (flags), "+r" (daif_bits)
|
2019-02-08 16:36:48 +07:00
|
|
|
: "r" ((unsigned long) GIC_PRIO_IRQOFF)
|
2012-03-05 18:49:29 +07:00
|
|
|
: "memory");
|
2019-01-31 21:58:50 +07:00
|
|
|
|
|
|
|
return flags;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline unsigned long arch_local_irq_save(void)
|
|
|
|
{
|
|
|
|
unsigned long flags;
|
|
|
|
|
|
|
|
flags = arch_local_save_flags();
|
|
|
|
|
|
|
|
arch_local_irq_disable();
|
|
|
|
|
2012-03-05 18:49:29 +07:00
|
|
|
return flags;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* restore saved IRQ state
|
|
|
|
*/
|
|
|
|
static inline void arch_local_irq_restore(unsigned long flags)
|
|
|
|
{
|
2019-01-31 21:58:50 +07:00
|
|
|
asm volatile(ALTERNATIVE(
|
|
|
|
"msr daif, %0\n"
|
|
|
|
"nop",
|
|
|
|
"msr_s " __stringify(SYS_ICC_PMR_EL1) ", %0\n"
|
|
|
|
"dsb sy",
|
|
|
|
ARM64_HAS_IRQ_PRIO_MASKING)
|
|
|
|
: "+r" (flags)
|
|
|
|
:
|
|
|
|
: "memory");
|
2012-03-05 18:49:29 +07:00
|
|
|
}
|
|
|
|
|
|
|
|
static inline int arch_irqs_disabled_flags(unsigned long flags)
|
|
|
|
{
|
2019-01-31 21:58:50 +07:00
|
|
|
int res;
|
|
|
|
|
|
|
|
asm volatile(ALTERNATIVE(
|
|
|
|
"and %w0, %w1, #" __stringify(PSR_I_BIT) "\n"
|
|
|
|
"nop",
|
|
|
|
"cmp %w1, #" __stringify(GIC_PRIO_IRQOFF) "\n"
|
|
|
|
"cset %w0, ls",
|
|
|
|
ARM64_HAS_IRQ_PRIO_MASKING)
|
|
|
|
: "=&r" (res)
|
|
|
|
: "r" ((int) flags)
|
|
|
|
: "memory");
|
|
|
|
|
|
|
|
return res;
|
2012-03-05 18:49:29 +07:00
|
|
|
}
|
|
|
|
#endif
|
|
|
|
#endif
|